Search results for "Dynamic Partial Reconfiguration"

showing 2 items of 2 documents

A novel methodology for accelerating bitstream relocation in partially reconfigurable systems

2012

International audience; Xilinx Virtex FPGAs offer the possibility of Partial Reconfiguration (PR). Arbitrary tasks can be allocated and de-allocated onto FPGA without system interruption. However, mapping a task to any available PR region requires a unique partial bitstream for each partition, hence reducing memory storage requirements. In recent years, an interest on overcoming this problem has lead to the concept of Partial Bitstream Relocation (PBR). The principle is to perform bitstream modification to map it to different regions. However, PBR consumes scarce resources in hardware implementations, and introduces a prohibitive time overhead when done in software. In order to find the bes…

Dynamic Partial ReconfigurationComputer Networks and CommunicationsComputer scienceBitstream Relocation02 engineering and technology01 natural sciencesSoftwareArtificial Intelligence0103 physical sciences0202 electrical engineering electronic engineering information engineering[ INFO.INFO-ES ] Computer Science [cs]/Embedded SystemsBitstreamField-programmable gate arrayFPGA010302 applied physicsVirtexbusiness.industryControl reconfigurationPartition (database)020202 computer hardware & architecture[INFO.INFO-ES] Computer Science [cs]/Embedded SystemsHardware and ArchitectureEmbedded systemReconfigurable Computing[INFO.INFO-ES]Computer Science [cs]/Embedded SystemsbusinessRelocationEmbedded SystemsSoftware
researchProduct

Energy Efficiency Evaluation of Dynamic Partial Reconfiguration in Field Programmable Gate Arrays: An Experimental Case Study

2018

Both computational performances and energy efficiency are required for the development of any mobile or embedded information processing system. The Internet of Things (IoT) is the latest evolution of these systems, paving the way for advancements in ubiquitous computing. In a context in which a large amount of data is often analyzed and processed, it is mandatory to adapt node logic and processing capabilities with respect to the available energy resources. This paper investigates under which conditions a partially reconfigurable hardware accelerator can provide energy saving in complex processing tasks. The paper also presents a useful analysis of how the dynamic partial reconfiguration te…

Control and Optimizationvideo filteringComputer sciencedigital signal processingEnergy Engineering and Power TechnologyDigital signal processing; Dynamic partial reconfiguration; Energy efficiency; Field Programmable Gate Array; Video filtering02 engineering and technologylcsh:Technology0202 electrical engineering electronic engineering information engineeringElectrical and Electronic EngineeringField-programmable gate arrayEngineering (miscellaneous)Digital signal processingenergy efficiencyField Programmable Gate Arraybusiness.industryRenewable Energy Sustainability and the Environmentlcsh:Tenergy efficiency; dynamic partial reconfiguration; Field Programmable Gate Array; digital signal processing; video filteringControl reconfiguration020206 networking & telecommunicationsEnergy consumptionReconfigurable computingdynamic partial reconfigurationEmbedded system020201 artificial intelligence & image processingNode (circuits)businessEnergy (signal processing)Efficient energy useEnergy (miscellaneous)Energies
researchProduct